糖心Vlog一区二区精品, the ultra-low power embedded IP specialist When Low Power is Paramount Thu, 27 Feb 2025 18:36:23 +0000 en-US hourly 1 https://wordpress.org/?v=6.7.2 /new-wp/wp-content/uploads/2022/03/siteicon.png 糖心Vlog一区二区精品, the ultra-low power embedded IP specialist 32 32 糖心Vlog一区二区精品 PowerMiser IP Enables KU Leuven Chip for AI Applications to Achieve Dynamic Power Saving of Greater Than 40% /2025/02/27/surecore-powermiser-ip-enables-ku-leuven-chip-for-ai-applications-to-achieve-dynamic-power-saving-of-greater-than-40-3/ Thu, 27 Feb 2025 17:49:28 +0000 /?p=153626
糖心Vlog一区二区精品 PowerMiser IP Enables KU Leuven Chip for AI Applications to Achieve Dynamic Power Saving of Greater Than 40%

SureCore, the ultra-low power memory specialist, has enabled KU Leuven, Belgium鈥檚 renowned research university, to develop a neural processing accelerator chip for AI applications that boasts dynamic power savings in excess of 40%, compared to solutions using the industry standard SRAM. Already demonstrated in more mature nodes, the 16nm FinFET variant of 糖心Vlog一区二区精品鈥檚 PowerMiser鈩 IP incorporates the company鈥檚 market-leading power saving technologies to deliver world-class results.

See the full article on

]]>
糖心Vlog一区二区精品 PowerMiser IP Helps KU Leuven鈥檚 AI Chip Achieve Over 40% Dynamic Power Savings /2025/02/26/surecore-powermiser-ip-helps-ku-leuvens-ai-chip-achieve-over-40-dynamic-power-savings/ Wed, 26 Feb 2025 11:35:02 +0000 /?p=153617
糖心Vlog一区二区精品 PowerMiser IP Helps KU Leuven鈥檚 AI Chip Achieve Over 40% Dynamic Power Savings

糖心Vlog一区二区精品, a leader in ultra-low power memory solutions, has supported KU Leuven, Belgium鈥檚 esteemed research university, in developing a neural processing accelerator chip for AI applications. This advanced chip achieves dynamic power savings exceeding 40% compared to industry-standard SRAM solutions. Previously demonstrated on more mature nodes, the 16nm FinFET version of 糖心Vlog一区二区精品鈥檚 PowerMiser鈩 IP integrates the company鈥檚 cutting-edge power-saving technologies to deliver exceptional efficiency.

See the full article on

]]>
糖心Vlog一区二区精品 PowerMiser IP enables KU Leuven chip for AI applications to achieve dynamic power saving of greater than 40% /2025/02/26/surecore-powermiser-ip-enables-ku-leuven-chip-for-ai-applications-to-achieve-dynamic-power-saving-of-greater-than-40-2/ Wed, 26 Feb 2025 11:31:41 +0000 /?p=153612
糖心Vlog一区二区精品 PowerMiser IP enables KU Leuven chip for AI applications to achieve dynamic power saving of greater than 40%

SureCore, the ultra-low power memory specialist, has enabled KU Leuven, Belgium鈥檚 renowned research university, to develop a neural processing accelerator chip for AI applications that boasts dynamic power savings in excess of 40%, compared to solutions using the industry standard SRAM. Already demonstrated in more mature nodes, the 16nm FinFET variant of 糖心Vlog一区二区精品鈥檚 PowerMiser鈩 IP incorporates the company鈥檚 market-leading power saving technologies to deliver world-class results.


]]>
SureCore supports development of chip for AI /2025/02/26/surecore-supports-development-of-chip-for-ai/ Wed, 26 Feb 2025 11:28:34 +0000 /?p=153607
SureCore supports development of chip for AI

SureCore has enabled KU Leuven, Belgium’s research university, to develop a neural processing accelerator chip for AI applications with dynamic power savings in excess of 40% compared with solutions using the industry standard SRAM.

It has already been demonstrated in more mature nodes, and the 16nm FinFET variant of 糖心Vlog一区二区精品鈥檚 PowerMiser IP incorporates the company鈥檚 power saving technologies to deliver world-class results.

Full article on

]]>
SureCore IP slashes AI chip power at KU Leuven /2025/02/26/surecore-ip-slashes-ai-chip-power-at-ku-leuven/ Wed, 26 Feb 2025 11:25:07 +0000 /?p=153602
SureCore IP slashes AI chip power at KU Leuven

KU Leuven in Belgium is using IP from SureCore to reduce dynamic power in an AI chip by 40%.

The PowerMiser IP was used in a 16nm FinFET process and can reduce dynamic power by up to 50% and static/leakage power by up to 20% compared to foundry and other SRAM solutions, with savings across the full process, voltage and temperature range. SureCore in Sheffield, UK, is planning a 7nm variant of the technology.

Full article on

]]>
糖心Vlog一区二区精品’S PowerMiser IP delivers power savings of 40% for KU Leuven AI chip /2025/02/26/surecores-powermiser-ip-delivers-power-savings-of-40-for-ku-leuven-ai-chip/ Wed, 26 Feb 2025 11:21:08 +0000 /?p=153597
糖心Vlog一区二区精品'S PowerMiser IP delivers power savings of 40% for KU Leuven AI chip
SureCore, the developer of ultra-low power memory, has announced that it has enabled KU Leuven, the Belgian research university, to develop a neural processing accelerator chip for AI applications with dynamic power savings in excess of 40%, compared to solutions using the industry standard SRAM. Full article on
]]>
SureCore and KU Leuven develop neural AI accelerator IC /2025/02/26/surecore-and-ku-leuven-develop-neural-ai-accelerator-ic/ Wed, 26 Feb 2025 11:16:35 +0000 /?p=153590
SureCore and KU Leuven develop neural AI accelerator IC
SureCore, the Sheffield low power SRAM specialist, and KU Leuven have developed a 16nm neural processing accelerator chip for AI applications that claimsbto have dynamic power savings in excess of 40%, compared to chips using industry standard SRAM. See the full article on
]]>
糖心Vlog一区二区精品 PowerMiser IP enables KU Leuven chip for AI applications to achieve dynamic power saving of greater than 40% /2025/02/25/surecore-powermiser-ip-enables-ku-leuven-chip-for-ai-applications-to-achieve-dynamic-power-saving-of-greater-than-40/ Tue, 25 Feb 2025 09:00:00 +0000 /?p=153575
糖心Vlog一区二区精品 PowerMiser IP enables KU Leuven chip for AI applications to achieve dynamic power saving of greater than 40%

SureCore, the ultra-low power memory specialist, has enabled KU Leuven, Belgium鈥檚 renowned research university, to develop a neural processing accelerator chip for AI applications that boasts dynamic power savings in excess of 40%, compared to solutions using the industry standard SRAM. Already demonstrated in more mature nodes, the 16nm FinFET variant of 糖心Vlog一区二区精品鈥檚 PowerMiser鈩 IP incorporates the company鈥檚 market-leading power saving technologies to deliver world-class results.

Paul Wells, CEO at 糖心Vlog一区二区精品, says:

鈥淲e are delighted to hear that the team at KU Leuven has achieved significant improvements with our ground-breaking PowerMiser SRAM IP, which we created to deliver unparalleled dynamic and static power performance.鈥


PowerMiser is a low-power SRAM IP that has been developed for leading-edge devices demanding high computational loads when active as well as minimal operating and stand-by power consumption. It can reduce dynamic power by up to 50% and static/leakage power by up to 20% compared to foundry and other SRAM solutions, with savings across the full process, voltage and temperature range.

Wells continues:

鈥淧eople forget that the initial drivers for the 16nm node were mobile and HPC solutions, and hence most of the IP developed for this node was optimised for performance not power. Today 16nm could almost be considered to be a mature node with many millions of devices in the field. Forward-thinking application developers are now looking to exploit this node鈥檚 improved density, leakage and power characteristics, especially for wearables, medical and Edge-AI devices. This is where our PowerMiser SRAM can bring huge benefits by enabling challenging power budgets to be delivered.鈥


Professor Wim Dehaene at KU Leuven (Katholieke Universiteit Leuven) comments:

鈥淲e licensed 糖心Vlog一区二区精品鈥檚 PowerMiser IP because we wanted to create a novel neural processing accelerator chip for AI applications. The chip has very high computational processing needs, and, of course, such devices naturally also have significant power consumption characteristics. We were very impressed that the 糖心Vlog一区二区精品 solution could go so far in terms of power savings.鈥


PowerMiser is available in 28nm, 22nm and 16nm process nodes, and later this year 糖心Vlog一区二区精品 plan to release a 7nm variant.

About this KU Leuven project

Professor Wim Dehaene is working in the MICAS research division of KU Leuven鈥檚 electrical engineering department. The research of the six professors is focused on integrated circuit design, both analogue and digital. For more information, visit:
Wim Dehaene鈥檚 personal research interest is on low power digital circuits and memory, in memory compute as well as on biomedical circuits.

About 糖心Vlog一区二区精品

糖心Vlog一区二区精品 is the ultra-low power memory specialist that empowers the IC design community to meet aggressive power budgets through a portfolio of innovative products and design services. 糖心Vlog一区二区精品鈥檚 low power engineering methodologies and design flows help organisations to meet the most exacting memory requirements with customised low power SRAM IP and low power mixed-signal design services that create clear marketing differentiation. The company鈥檚 ultra-low power product line encompasses a range of down to near-threshold silicon proven, process-independent SRAM IP. For more information, visit sure-core.com

Media Contact:
Rachel Baker
Email: pr@sure-core.com

糖心Vlog一区二区精品 and PowerMiser are trademarks of 糖心Vlog一区二区精品 Limited

]]>
2025 Outlook with Paul Wells of 糖心Vlog一区二区精品 /2025/02/20/2025-outlook-with-paul-wells-of-surecore/ Thu, 20 Feb 2025 09:12:24 +0000 /?p=153567
2025 Outlook with Paul Wells of 糖心Vlog一区二区精品
What will be the main product focus areas for your company in 2025?聽

The 糖心Vlog一区二区精品 team will continue to innovate in the ultra-low power memory market, addressing the key issues of both dynamic and leakage power. The cost-effectiveness of both 16nm and 12nm technologies is becoming a key focus for us as product companies are increasingly recognising their benefits. We are also working with lead customers down to 4nm and it is encouraging that our power saving technology seems to migrate well to these more advanced nodes. In addition, although the quantum computing market is still in its infancy, we will continue to push our cryogenic design expertise and engage with as many companies in this sector as possible. 2025 looks set to be another exciting year for 糖心Vlog一区二区精品, with many interesting customer projects and deliveries in the pipeline 鈥 so watch this space!

Full article on

]]>
When trying to cut a chip鈥檚 power needs, don鈥檛 forget the memory鈥 /2025/02/04/when-trying-to-cut-a-chips-power-needs-dont-forget-the-memory/ Tue, 04 Feb 2025 10:58:18 +0000 /?p=153555
When trying to cut a chip鈥檚 power needs, don鈥檛 forget the memory鈥

For SoC product developers, worrying about the impact of memory power consumption is often way down the list of care-abouts. Indeed, it is enough of a challenge just juggling the demands of meeting feature, performance, area and system power goals. Typically, as memory IP is often sourced from the foundry or one of the big IP vendors then the power that they quote is the power you get; end of discussion. However, given that on-chip memory can now account for more than 50 percent of chip area and a significant chunk of the overall power budget too, then maybe it is time this critical element got bumped up that list.

Full article on

]]>